Flag job

Report

Senior ASIC Front End (RTL) Design Engineer

Salary

$3k - $4k

Min Experience

10 years

Location

Sunnyvale, CA

JobType

full-time

About the job

Info This job is sourced from a job board

About the role

Cerebras Systems builds the world's largest AI chip, 56 times larger than GPUs. Our novel wafer-scale architecture provides the AI compute power of dozens of GPUs on a single chip, with the programming simplicity of a single device. This approach allows Cerebras to deliver industry-leading training and inference speeds and empowers machine learning users to effortlessly run large-scale ML applications, without the hassle of managing hundreds of GPUs or TPUs. Cerebras' current customers include global corporations across multiple industries, national labs, and top-tier healthcare systems. In January, we announced a multi-year, multi-million-dollar partnership with Mayo Clinic, underscoring our commitment to transforming AI applications across various fields. In August, we launched Cerebras Inference, the fastest Generative AI inference solution in the world, over 10 times faster than GPU-based hyperscale cloud inference services. As a front-end design engineer, you will be a key part of the world-class team designing and developing the next generations of the Cerebras Wafer Scale Engine (WSE). This role requires deep expertise in RTL design and integration, with a strong focus on delivering high-performance, power-efficient, and scalable solutions. You will collaborate closely with the design verification, physical design, and software teams to bring innovative semiconductor architectures from concept to production, addressing the unique challenges of wafer-scale integration. Responsibilities Drive all aspects of WSE design, including Functional Specification, Micro-architecture, RTL development, Synthesis. Work closely with PD team members for design closure to meet PPA goals Work closely with DFT team members to develop optimal test of wafer-scale designs Work with software teams to understand opportunities to deliver optimal performance and feature set for the product Debug silicon-level functional, timing, and power issues during wafer bring up Requirements Master's degree in Computer Science, Electrical Engineering, or equivalent 10+ years of experience in delivering complex, high performance high quality RTL designs Demonstrated experience in high-performance computing, networking, machine learning or related fields Proven track record of multiple silicon success. Experience with Front End Chip integration and third-party IP integration Experience collaborating with hardware and software teams to deliver successful silicon Knowledge of high-speed memory interfaces, CPU interfaces and Serdes technology Working knowledge of scripting tools : Python, TCL Desired skills Networking stack experience including TCP/IP, RDMA and Ethernet is a plus Experience with FPGA development toolchain, including Place and Route, Floor planning and Timing Analysis is a plus

About the company

Cerebras Systems builds the world's largest AI chip, 56 times larger than GPUs. Our novel wafer-scale architecture provides the AI compute power of dozens of GPUs on a single chip, with the programming simplicity of a single device. This approach allows Cerebras to deliver industry-leading training and inference speeds and empowers machine learning users to effortlessly run large-scale ML applications, without the hassle of managing hundreds of GPUs or TPUs.

Skills

fpga development toolchain
front end chip integration
python
rtl design
tcl